|
GW48-PK4A
![]()
收藏
ϵy: dģK USB-Blaster JTAGd; ByteBlasterMVd,܌ͬ˾FPGA/CPLD51ƬCھ; ԴģK Դ˜+/-12V5V3.3V2.5V1.5VϹ늉ݔ·ģK ^do_PԴ @ʾӿģK LEDaܡP 10IIݔ4λMƣ@ʾHEXʽ ݔ_32λMƔHEXʽ@ʾ 12Ìƽ_P2;I ga·ģKֱͨgaBCDga16Mga 20X4ַҺ,4*4IP 7TFTҺ; M늙CMвMֿƌ ֱ늙C]hDٿϵy}_Ӌṩ}_ӲOӋ ֜ضȜyģK ɈD@ʾܵVGAӿڣ ˜PS/2˽ӿںPS/2IPӿڸ1 CPLD3032ӿģK 16LEDƶˡ ģ惦ģK A/DD/Aӿڣ D/AcLM311ɵFPGAɿA/DOӋĿģK DDSlõķȡƫ{CģK ԴV·ΰlOӋ֮ã UչģK ģMEDAispPACm壻 DDSlӿڣ UչIOģK CPLD/FPGAfܽӿģK rԴģK 4M20MHz1Hz˜lʌl̖Դ
ԴUARTͨ|ϵyd|UչBӾ m̖GW3C40A ӲYԴ FPGA EP3C40Q240s200fTҎģs4f߉Ԫ120fRAM bitFLEX 10K10201622LVDSͨ2529X9bitǶʽӲֳ˷4ihɷ/l2kHz-1300MHz8Õrͨ FPGA늱o16M Flash10f؏;̴ΔҿɼܛǶʽϵy惦 ӿYԴ JTAGASdڣ USBӿڣ PS/2IP˽ӿһ VGAһ ̫Wڣ EPM3032A CPLD RS2321 SDӿڣɽ1-2GB Flash 20MHzrԴɱl300MHz1 Zɘӿڣ wݔڣ MICģMݔڣ ٕr犿һ IOUչ ַcҺӿ Pһ pͨDACADCӿڣ m̖GW_ADDA ӲYԴ 180MHzDQrp·10λDAC 50MHzͨ8λADC; 300MHzن\2; Õrݔڣ DDSl̖KX-DDSM f ģKc˾EDA/SOPCϵy䣬wՈյһ ӲYԴ 180MHzDQrʆ··10λDAC 300MHzن\1; Cyclone FPGA 1C3Q14412fT 늱o1M Flash ispƬC8253 f GW48-PK2/4ϵyȫDDS̖lģKFPGAƬCDAC\ŵȡȿȫDDS̖lͬrҲEDA/DSPϵyIDDS̖lOӋ_lƽ_DDSlĹҪȾlӋȫ̒l̖Դ١Ml跽ʽȿɔأ̖l_D̖l/Dz/XⲨΰlԼAMPMFMFSKASKFPKȸ{̖lGW48-PK2/4ϵyϿһDDS̖l̖lģKՈg[PPPTϵyfPK4ƽ_ϷD235PK2ɲϷС횽Yϲ45ϲ20X4ַҺͲ47ϲ4X4IPʹã@njoyԇ̖ϵyڴϵyOӋIJ^࣬Ҳ^S ؘDDS̖lʹЄeڂyģM̖lͨDDS̖lĸQMͨDDS̖lͬӲ˔lֱӺϳɼgSģM̖loȔMăclʾȸߡoơ̖^ȕrgO̡ξȸߡͬʽȫ̒Ժá{ȫֻơɿȵȣڲDDSȱ`ԣڌоƬļܣHomÑSضܵҪDzٌùҲoFĶڲّÈʹÑ挦Sξ档@κһ_DDS̖lܿǝMÑeͨϵyһЩϵyOӋIÑһЩضaʽ{Ʒʽ̖lܺͽ{ܵȡ ؘDDS̖lEDA/SOPCOӋgʎNCO/DDSAMְlע⣬Ŀǰ^DDS̖lAM̖ǿģYϣʹģM˷ȷʽɵģڔͨЛ]ЌÃrֵihIPˣEDA/SOPCg߶ȰlչĮaصQͨDDS̖lĂyȱݣwܺܶ|wS1̖ͨlļgMԡܵԡʹõıԼָ˵ăԽ濴ϵyoՓ̖ͨl߀Ǹߙn̖l^֮o2鑪·ģK_lϵyԓϵyǻEDAgʹҎģFPGAõؘܣԼ˿Ƶcoԣ_lߴӲģͺ͌ϵyeͨIеĸģKԽԓϵyԼQuartusIIӲZԵѸ_l3WOӋِČϵy_lϵyԓϵyеSܶFښvôWOӋِِ}Уԓϵyָ˶ԽPِ}аl]ҪļgָˣFʮƣgͺܛӲ棩ԟoՓӖ߀nj_lϵyԎِ߸ЧS͵ِ}ˣԓϵyͬӿ鮅IOӋWλՓġnƼӸЧ_lߡ4͌_lϵy¾ԭǪIOӋȫ¶܃m挒韵ϵyģKҪmƽ_ԭhģׂ74ϵɵƽ_@ȻƬCϵyƬCϵyֲǶʽϵyǶʽϵyOӋֲSOPC/EDAgǶʽϵyЎӲģKCPUNӿڹģKǬFɵģ_lҪܛ棬mfڴƽ_S֮Ҫ֪RasoУӲĮanjڄe˵ġ @Ȼ²ֻЄ¶]tܿʧȥµărֵxı|Ͽ㲻܌Ą¡EDA/SOPCgtQӲOӋܛOӋ;COӋĸ}ĶҲQ˄º@һìܣԶEDAgƽ_OӋṩܵµƽ_ģK̖ͨ 1Aͨ@DDS̖lģM̖ݔͨA̖ͨlݔpͨģM̖Ҳ̖ȣ+/-10Vͨ^λ{C 2TTL̖ݔDDS̖lTTL̖ݔڡ 3Bͨ@DDS̖lģM̖ݔͨB̖֮ͨڡҪõBͨģM̖ݔ회BͨھcijһDACݔӿڣȻõݔ̖ 4̖yԇݔڡTTLݔ롱ڡͨ^DDS̖lyԇ˿ݔ̖lʡ}ռձȵȡ{̖͒l̖ⲿƕrҲͨ^˿M롣 EDAĿ 8λȫ 2x1·x 4λӷӋ 8λӲ/p OӋ OӋ; 7gaOӋ طl; ؓ}{; λĴ; ̖l; 8λ16MlӋ; Йzy; BCADCɘ; ^DAFAD; RAMԶƌ ROMԶƌ; FIFO; ȵȡ C/_l A/Dɼ·ͺ״惦ʾOӋ λӲ˷OӋ; Ӳ·OӋ VGAD@ʾOӋ DDSֱӔʽlʺϳOӋ PS/2IP˿ģKOӋ FPGAcRS232ͨģKOӋ USBcFPGAͨŌ xSD ڠBC16λCPUOӋcF DDSOӋ ȾȔl/λyԇxOӋ ̖ɼclV·OӋ A/DDQܵ·OӋ D/Aΰl ˮgOӋٔP ӲOӋ ƹΑ·OӋ M늙CӿOӋ VGAʗl̖@ʾOӋ VGAD@ʾOӋΑ ǶʽihPLLÌ PS/2cVGA@ʾΑģKOӋ FPGA_ƬC_PCCpͨŜylģKOӋ ɫҺcΑƌ ɫҺΑƌ 8λCPUOӋcF ˮܵ16λRISC CPUOӋcF 惦ʾOӋ 10·߉xOӋ IPˌ 8051ƬCIPϵOӋ9t ʎNCOOӋ FFTOӋ FIR֞VOӋ Ƕʽ߉xSignalTapII{; DSPBuilder ̖lOӋ ̖lOӋ FSK{OӋ {c{ģOӋ FIR֞VOӋ DDSc̖lOӋ Ϳ˴azOӋ IIR֞VOӋ; mЂSCаlOӋ RSaaOӋ SOPC ˮ UARTC rД SOPCOӋ Nios/IIVGA@ʾKOӋ cҺOӋ ɫҺOӋ SOPCGPSϵy PWM늙CDٌ rC GSMģKOӋ NiosII Avalon SlaveO PWMģKOӋ DMAúͶ_˹KΑOӋ ַҺOӋ ̫WڑÌ ȵ |